2011-11-15 15:47:02 +01:00
|
|
|
/*
|
|
|
|
* Copyright (C) 2011 The Android Open Source Project
|
|
|
|
*
|
|
|
|
* Licensed under the Apache License, Version 2.0 (the "License");
|
|
|
|
* you may not use this file except in compliance with the License.
|
|
|
|
* You may obtain a copy of the License at
|
|
|
|
*
|
|
|
|
* http://www.apache.org/licenses/LICENSE-2.0
|
|
|
|
*
|
|
|
|
* Unless required by applicable law or agreed to in writing, software
|
|
|
|
* distributed under the License is distributed on an "AS IS" BASIS,
|
|
|
|
* WITHOUT WARRANTIES OR CONDITIONS OF ANY KIND, either express or implied.
|
|
|
|
* See the License for the specific language governing permissions and
|
|
|
|
* limitations under the License.
|
|
|
|
*/
|
|
|
|
#ifndef BIONIC_ATOMIC_ARM_H
|
|
|
|
#define BIONIC_ATOMIC_ARM_H
|
|
|
|
|
2013-12-19 12:57:10 +01:00
|
|
|
__ATOMIC_INLINE__ void __bionic_memory_barrier() {
|
2013-12-14 01:54:16 +01:00
|
|
|
#if defined(ANDROID_SMP) && ANDROID_SMP == 1
|
2013-12-19 12:57:10 +01:00
|
|
|
__asm__ __volatile__ ( "dmb ish" : : : "memory" );
|
2011-11-15 15:47:02 +01:00
|
|
|
#else
|
2013-12-14 01:54:16 +01:00
|
|
|
/* A simple compiler barrier. */
|
|
|
|
__asm__ __volatile__ ( "" : : : "memory" );
|
2011-11-15 15:47:02 +01:00
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
2013-12-16 22:02:49 +01:00
|
|
|
/* Compare-and-swap, without any explicit barriers. Note that this function
|
2011-11-15 15:47:02 +01:00
|
|
|
* returns 0 on success, and 1 on failure. The opposite convention is typically
|
|
|
|
* used on other platforms.
|
|
|
|
*/
|
2013-12-14 01:54:16 +01:00
|
|
|
__ATOMIC_INLINE__ int __bionic_cmpxchg(int32_t old_value, int32_t new_value, volatile int32_t* ptr) {
|
|
|
|
int32_t prev, status;
|
|
|
|
do {
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"ldrex %0, [%3]\n"
|
|
|
|
"mov %1, #0\n"
|
|
|
|
"teq %0, %4\n"
|
2011-11-15 15:47:02 +01:00
|
|
|
#ifdef __thumb2__
|
2013-12-14 01:54:16 +01:00
|
|
|
"it eq\n"
|
2011-11-15 15:47:02 +01:00
|
|
|
#endif
|
2013-12-14 01:54:16 +01:00
|
|
|
"strexeq %1, %5, [%3]"
|
|
|
|
: "=&r" (prev), "=&r" (status), "+m"(*ptr)
|
|
|
|
: "r" (ptr), "Ir" (old_value), "r" (new_value)
|
|
|
|
: "cc");
|
|
|
|
} while (__builtin_expect(status != 0, 0));
|
|
|
|
return prev != old_value;
|
2011-11-15 15:47:02 +01:00
|
|
|
}
|
|
|
|
|
2013-12-14 01:54:16 +01:00
|
|
|
/* Swap, without any explicit barriers. */
|
|
|
|
__ATOMIC_INLINE__ int32_t __bionic_swap(int32_t new_value, volatile int32_t* ptr) {
|
|
|
|
int32_t prev, status;
|
|
|
|
do {
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"ldrex %0, [%3]\n"
|
|
|
|
"strex %1, %4, [%3]"
|
|
|
|
: "=&r" (prev), "=&r" (status), "+m" (*ptr)
|
|
|
|
: "r" (ptr), "r" (new_value)
|
|
|
|
: "cc");
|
|
|
|
} while (__builtin_expect(status != 0, 0));
|
|
|
|
return prev;
|
2011-11-15 15:47:02 +01:00
|
|
|
}
|
|
|
|
|
2013-12-14 01:54:16 +01:00
|
|
|
/* Atomic decrement, without explicit barriers. */
|
|
|
|
__ATOMIC_INLINE__ int32_t __bionic_atomic_dec(volatile int32_t* ptr) {
|
|
|
|
int32_t prev, tmp, status;
|
|
|
|
do {
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
"ldrex %0, [%4]\n"
|
|
|
|
"sub %1, %0, #1\n"
|
|
|
|
"strex %2, %1, [%4]"
|
|
|
|
: "=&r" (prev), "=&r" (tmp), "=&r" (status), "+m"(*ptr)
|
|
|
|
: "r" (ptr)
|
|
|
|
: "cc");
|
|
|
|
} while (__builtin_expect(status != 0, 0));
|
|
|
|
return prev;
|
2011-11-15 15:47:02 +01:00
|
|
|
}
|
|
|
|
|
|
|
|
#endif /* SYS_ATOMICS_ARM_H */
|