2010-05-18 17:58:33 +02:00
|
|
|
/*
|
2010-09-09 14:16:39 +02:00
|
|
|
* Copyright (c) 2010 The WebM project authors. All Rights Reserved.
|
2010-05-18 17:58:33 +02:00
|
|
|
*
|
2010-06-18 18:39:21 +02:00
|
|
|
* Use of this source code is governed by a BSD-style license
|
2010-06-04 22:19:40 +02:00
|
|
|
* that can be found in the LICENSE file in the root of the source
|
|
|
|
* tree. An additional intellectual property rights grant can be found
|
2010-06-18 18:39:21 +02:00
|
|
|
* in the file PATENTS. All contributing project authors may
|
2010-06-04 22:19:40 +02:00
|
|
|
* be found in the AUTHORS file in the root of the source tree.
|
2010-05-18 17:58:33 +02:00
|
|
|
*/
|
|
|
|
|
|
|
|
|
2013-12-16 03:36:00 +01:00
|
|
|
#ifndef VPX_PORTS_X86_H_
|
|
|
|
#define VPX_PORTS_X86_H_
|
2010-05-18 17:58:33 +02:00
|
|
|
#include <stdlib.h>
|
2012-11-02 23:39:14 +01:00
|
|
|
#include "vpx_config.h"
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2014-01-18 21:16:11 +01:00
|
|
|
#ifdef __cplusplus
|
|
|
|
extern "C" {
|
|
|
|
#endif
|
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
typedef enum {
|
|
|
|
VPX_CPU_UNKNOWN = -1,
|
|
|
|
VPX_CPU_AMD,
|
|
|
|
VPX_CPU_AMD_OLD,
|
|
|
|
VPX_CPU_CENTAUR,
|
|
|
|
VPX_CPU_CYRIX,
|
|
|
|
VPX_CPU_INTEL,
|
|
|
|
VPX_CPU_NEXGEN,
|
|
|
|
VPX_CPU_NSC,
|
|
|
|
VPX_CPU_RISE,
|
|
|
|
VPX_CPU_SIS,
|
|
|
|
VPX_CPU_TRANSMETA,
|
|
|
|
VPX_CPU_TRANSMETA_OLD,
|
|
|
|
VPX_CPU_UMC,
|
|
|
|
VPX_CPU_VIA,
|
|
|
|
|
|
|
|
VPX_CPU_LAST
|
2010-10-12 23:55:31 +02:00
|
|
|
} vpx_cpu_t;
|
|
|
|
|
2013-04-26 15:00:24 +02:00
|
|
|
#if defined(__GNUC__) && __GNUC__ || defined(__ANDROID__)
|
2010-05-18 17:58:33 +02:00
|
|
|
#if ARCH_X86_64
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, ax, bx, cx, dx)\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm__ __volatile__ (\
|
|
|
|
"cpuid \n\t" \
|
|
|
|
: "=a" (ax), "=b" (bx), "=c" (cx), "=d" (dx) \
|
2013-11-20 05:11:57 +01:00
|
|
|
: "a" (func), "c" (func2));
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, ax, bx, cx, dx)\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm__ __volatile__ (\
|
|
|
|
"mov %%ebx, %%edi \n\t" \
|
|
|
|
"cpuid \n\t" \
|
|
|
|
"xchg %%edi, %%ebx \n\t" \
|
|
|
|
: "=a" (ax), "=D" (bx), "=c" (cx), "=d" (dx) \
|
2013-11-20 05:11:57 +01:00
|
|
|
: "a" (func), "c" (func2));
|
2010-05-18 17:58:33 +02:00
|
|
|
#endif
|
2013-04-26 15:00:24 +02:00
|
|
|
#elif defined(__SUNPRO_C) || defined(__SUNPRO_CC) /* end __GNUC__ or __ANDROID__*/
|
2012-11-02 23:39:14 +01:00
|
|
|
#if ARCH_X86_64
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, ax, bx, cx, dx)\
|
2012-11-02 23:39:14 +01:00
|
|
|
asm volatile (\
|
|
|
|
"xchg %rsi, %rbx \n\t" \
|
|
|
|
"cpuid \n\t" \
|
|
|
|
"movl %ebx, %edi \n\t" \
|
|
|
|
"xchg %rsi, %rbx \n\t" \
|
|
|
|
: "=a" (ax), "=D" (bx), "=c" (cx), "=d" (dx) \
|
2013-11-20 05:11:57 +01:00
|
|
|
: "a" (func), "c" (func2));
|
2012-11-02 23:39:14 +01:00
|
|
|
#else
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, ax, bx, cx, dx)\
|
2012-11-02 23:39:14 +01:00
|
|
|
asm volatile (\
|
|
|
|
"pushl %ebx \n\t" \
|
|
|
|
"cpuid \n\t" \
|
|
|
|
"movl %ebx, %edi \n\t" \
|
|
|
|
"popl %ebx \n\t" \
|
|
|
|
: "=a" (ax), "=D" (bx), "=c" (cx), "=d" (dx) \
|
2013-11-20 05:11:57 +01:00
|
|
|
: "a" (func), "c" (func2));
|
2012-11-02 23:39:14 +01:00
|
|
|
#endif
|
2013-04-26 15:00:24 +02:00
|
|
|
#else /* end __SUNPRO__ */
|
2010-05-18 17:58:33 +02:00
|
|
|
#if ARCH_X86_64
|
2013-11-23 01:45:56 +01:00
|
|
|
#if defined(_MSC_VER) && _MSC_VER > 1500
|
2013-11-22 02:39:33 +01:00
|
|
|
void __cpuidex(int CPUInfo[4], int info_type, int ecxvalue);
|
|
|
|
#pragma intrinsic(__cpuidex)
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, a, b, c, d) do {\
|
2012-07-14 00:21:29 +02:00
|
|
|
int regs[4];\
|
2013-11-22 02:39:33 +01:00
|
|
|
__cpuidex(regs, func, func2); \
|
2013-11-20 05:11:57 +01:00
|
|
|
a = regs[0]; b = regs[1]; c = regs[2]; d = regs[3];\
|
2012-07-14 00:21:29 +02:00
|
|
|
} while(0)
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
2013-11-23 01:45:56 +01:00
|
|
|
void __cpuid(int CPUInfo[4], int info_type);
|
|
|
|
#pragma intrinsic(__cpuid)
|
|
|
|
#define cpuid(func, func2, a, b, c, d) do {\
|
|
|
|
int regs[4];\
|
|
|
|
__cpuid(regs, func); \
|
|
|
|
a = regs[0]; b = regs[1]; c = regs[2]; d = regs[3];\
|
|
|
|
} while (0)
|
|
|
|
#endif
|
|
|
|
#else
|
2013-11-20 05:11:57 +01:00
|
|
|
#define cpuid(func, func2, a, b, c, d)\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm mov eax, func\
|
2013-11-20 05:11:57 +01:00
|
|
|
__asm mov ecx, func2\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm cpuid\
|
|
|
|
__asm mov a, eax\
|
|
|
|
__asm mov b, ebx\
|
|
|
|
__asm mov c, ecx\
|
|
|
|
__asm mov d, edx
|
2010-05-18 17:58:33 +02:00
|
|
|
#endif
|
2013-04-26 15:00:24 +02:00
|
|
|
#endif /* end others */
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2013-10-29 16:48:12 +01:00
|
|
|
#define HAS_MMX 0x01
|
|
|
|
#define HAS_SSE 0x02
|
|
|
|
#define HAS_SSE2 0x04
|
|
|
|
#define HAS_SSE3 0x08
|
|
|
|
#define HAS_SSSE3 0x10
|
|
|
|
#define HAS_SSE4_1 0x20
|
|
|
|
#define HAS_AVX 0x40
|
|
|
|
#define HAS_AVX2 0x80
|
2010-05-18 17:58:33 +02:00
|
|
|
#ifndef BIT
|
|
|
|
#define BIT(n) (1<<n)
|
|
|
|
#endif
|
|
|
|
|
2014-08-13 01:51:07 +02:00
|
|
|
static INLINE int
|
2012-07-14 00:21:29 +02:00
|
|
|
x86_simd_caps(void) {
|
|
|
|
unsigned int flags = 0;
|
|
|
|
unsigned int mask = ~0;
|
|
|
|
unsigned int reg_eax, reg_ebx, reg_ecx, reg_edx;
|
|
|
|
char *env;
|
|
|
|
(void)reg_ebx;
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
/* See if the CPU capabilities are being overridden by the environment */
|
|
|
|
env = getenv("VPX_SIMD_CAPS");
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (env && *env)
|
|
|
|
return (int)strtol(env, NULL, 0);
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
env = getenv("VPX_SIMD_CAPS_MASK");
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (env && *env)
|
|
|
|
mask = strtol(env, NULL, 0);
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
/* Ensure that the CPUID instruction supports extended features */
|
2013-11-20 05:11:57 +01:00
|
|
|
cpuid(0, 0, reg_eax, reg_ebx, reg_ecx, reg_edx);
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (reg_eax < 1)
|
|
|
|
return 0;
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
/* Get the standard feature flags */
|
2013-11-20 05:11:57 +01:00
|
|
|
cpuid(1, 0, reg_eax, reg_ebx, reg_ecx, reg_edx);
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (reg_edx & BIT(23)) flags |= HAS_MMX;
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (reg_edx & BIT(25)) flags |= HAS_SSE; /* aka xmm */
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (reg_edx & BIT(26)) flags |= HAS_SSE2; /* aka wmt */
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2013-10-29 16:48:12 +01:00
|
|
|
if (reg_ecx & BIT(0)) flags |= HAS_SSE3;
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2013-10-29 16:48:12 +01:00
|
|
|
if (reg_ecx & BIT(9)) flags |= HAS_SSSE3;
|
2010-05-18 17:58:33 +02:00
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
if (reg_ecx & BIT(19)) flags |= HAS_SSE4_1;
|
2010-10-27 14:45:24 +02:00
|
|
|
|
2013-10-29 16:48:12 +01:00
|
|
|
if (reg_ecx & BIT(28)) flags |= HAS_AVX;
|
|
|
|
|
2013-11-20 05:11:57 +01:00
|
|
|
/* Get the leaf 7 feature flags. Needed to check for AVX2 support */
|
|
|
|
reg_eax = 7;
|
|
|
|
reg_ecx = 0;
|
|
|
|
cpuid(7, 0, reg_eax, reg_ebx, reg_ecx, reg_edx);
|
|
|
|
|
2013-10-29 16:48:12 +01:00
|
|
|
if (reg_ebx & BIT(5)) flags |= HAS_AVX2;
|
|
|
|
|
2012-07-14 00:21:29 +02:00
|
|
|
return flags & mask;
|
2010-05-18 17:58:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
#if ARCH_X86_64 && defined(_MSC_VER)
|
|
|
|
unsigned __int64 __rdtsc(void);
|
|
|
|
#pragma intrinsic(__rdtsc)
|
|
|
|
#endif
|
2014-08-13 01:51:07 +02:00
|
|
|
static INLINE unsigned int
|
2012-07-14 00:21:29 +02:00
|
|
|
x86_readtsc(void) {
|
2010-05-18 17:58:33 +02:00
|
|
|
#if defined(__GNUC__) && __GNUC__
|
2012-07-14 00:21:29 +02:00
|
|
|
unsigned int tsc;
|
|
|
|
__asm__ __volatile__("rdtsc\n\t":"=a"(tsc):);
|
|
|
|
return tsc;
|
2012-11-02 23:39:14 +01:00
|
|
|
#elif defined(__SUNPRO_C) || defined(__SUNPRO_CC)
|
|
|
|
unsigned int tsc;
|
|
|
|
asm volatile("rdtsc\n\t":"=a"(tsc):);
|
|
|
|
return tsc;
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
|
|
|
#if ARCH_X86_64
|
2012-11-02 23:39:14 +01:00
|
|
|
return (unsigned int)__rdtsc();
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm rdtsc;
|
2010-05-18 17:58:33 +02:00
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
#if defined(__GNUC__) && __GNUC__
|
|
|
|
#define x86_pause_hint()\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm__ __volatile__ ("pause \n\t")
|
2012-11-02 23:39:14 +01:00
|
|
|
#elif defined(__SUNPRO_C) || defined(__SUNPRO_CC)
|
|
|
|
#define x86_pause_hint()\
|
|
|
|
asm volatile ("pause \n\t")
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
|
|
|
#if ARCH_X86_64
|
2011-03-04 23:49:50 +01:00
|
|
|
#define x86_pause_hint()\
|
2012-07-14 00:21:29 +02:00
|
|
|
_mm_pause();
|
2010-05-18 17:58:33 +02:00
|
|
|
#else
|
|
|
|
#define x86_pause_hint()\
|
2012-07-14 00:21:29 +02:00
|
|
|
__asm pause
|
2010-05-18 17:58:33 +02:00
|
|
|
#endif
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#if defined(__GNUC__) && __GNUC__
|
|
|
|
static void
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_set_control_word(unsigned short mode) {
|
2013-06-18 06:58:00 +02:00
|
|
|
__asm__ __volatile__("fldcw %0" : : "m"(*&mode));
|
2010-05-18 17:58:33 +02:00
|
|
|
}
|
|
|
|
static unsigned short
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_get_control_word(void) {
|
|
|
|
unsigned short mode;
|
2013-06-18 06:58:00 +02:00
|
|
|
__asm__ __volatile__("fstcw %0\n\t":"=m"(*&mode):);
|
2010-05-18 17:58:33 +02:00
|
|
|
return mode;
|
|
|
|
}
|
2012-05-02 19:14:27 +02:00
|
|
|
#elif defined(__SUNPRO_C) || defined(__SUNPRO_CC)
|
|
|
|
static void
|
2012-11-02 23:39:14 +01:00
|
|
|
x87_set_control_word(unsigned short mode) {
|
2013-06-18 06:58:00 +02:00
|
|
|
asm volatile("fldcw %0" : : "m"(*&mode));
|
2012-11-02 23:39:14 +01:00
|
|
|
}
|
|
|
|
static unsigned short
|
|
|
|
x87_get_control_word(void) {
|
|
|
|
unsigned short mode;
|
2013-06-18 06:58:00 +02:00
|
|
|
asm volatile("fstcw %0\n\t":"=m"(*&mode):);
|
2012-11-02 23:39:14 +01:00
|
|
|
return mode;
|
|
|
|
}
|
2010-05-18 17:58:33 +02:00
|
|
|
#elif ARCH_X86_64
|
|
|
|
/* No fldcw intrinsics on Windows x64, punt to external asm */
|
|
|
|
extern void vpx_winx64_fldcw(unsigned short mode);
|
|
|
|
extern unsigned short vpx_winx64_fstcw(void);
|
|
|
|
#define x87_set_control_word vpx_winx64_fldcw
|
|
|
|
#define x87_get_control_word vpx_winx64_fstcw
|
|
|
|
#else
|
|
|
|
static void
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_set_control_word(unsigned short mode) {
|
|
|
|
__asm { fldcw mode }
|
2010-05-18 17:58:33 +02:00
|
|
|
}
|
|
|
|
static unsigned short
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_get_control_word(void) {
|
|
|
|
unsigned short mode;
|
|
|
|
__asm { fstcw mode }
|
|
|
|
return mode;
|
2010-05-18 17:58:33 +02:00
|
|
|
}
|
|
|
|
#endif
|
|
|
|
|
2014-08-13 01:51:07 +02:00
|
|
|
static INLINE unsigned int
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_set_double_precision(void) {
|
2014-08-13 01:51:07 +02:00
|
|
|
unsigned int mode = x87_get_control_word();
|
2012-07-14 00:21:29 +02:00
|
|
|
x87_set_control_word((mode&~0x300) | 0x200);
|
|
|
|
return mode;
|
2010-05-18 17:58:33 +02:00
|
|
|
}
|
|
|
|
|
|
|
|
|
|
|
|
extern void vpx_reset_mmx_state(void);
|
|
|
|
|
2014-01-18 21:16:11 +01:00
|
|
|
#ifdef __cplusplus
|
|
|
|
} // extern "C"
|
|
|
|
#endif
|
|
|
|
|
|
|
|
#endif // VPX_PORTS_X86_H_
|