2001-07-22 16:18:56 +02:00
|
|
|
/* Cpu detection code, extracted from mmx.h ((c)1997-99 by H. Dietz
|
2002-05-26 00:45:33 +02:00
|
|
|
and R. Fisher). Converted to C and improved by Fabrice Bellard */
|
2001-07-22 16:18:56 +02:00
|
|
|
|
|
|
|
#include <stdlib.h>
|
|
|
|
#include "../dsputil.h"
|
|
|
|
|
2004-10-11 04:19:29 +02:00
|
|
|
#ifdef ARCH_X86_64
|
|
|
|
# define REG_b "rbx"
|
|
|
|
# define REG_S "rsi"
|
|
|
|
#else
|
|
|
|
# define REG_b "ebx"
|
|
|
|
# define REG_S "esi"
|
|
|
|
#endif
|
|
|
|
|
2001-08-05 18:49:57 +02:00
|
|
|
/* ebx saving is necessary for PIC. gcc seems unable to see it alone */
|
|
|
|
#define cpuid(index,eax,ebx,ecx,edx)\
|
2001-08-08 18:26:51 +02:00
|
|
|
__asm __volatile\
|
2004-10-11 04:19:29 +02:00
|
|
|
("mov %%"REG_b", %%"REG_S"\n\t"\
|
2001-08-05 18:49:57 +02:00
|
|
|
"cpuid\n\t"\
|
2004-10-11 04:19:29 +02:00
|
|
|
"xchg %%"REG_b", %%"REG_S\
|
2001-08-05 18:49:57 +02:00
|
|
|
: "=a" (eax), "=S" (ebx),\
|
|
|
|
"=c" (ecx), "=d" (edx)\
|
2001-08-08 18:26:51 +02:00
|
|
|
: "0" (index));
|
2001-07-22 16:18:56 +02:00
|
|
|
|
|
|
|
/* Function to test if multimedia instructions are supported... */
|
|
|
|
int mm_support(void)
|
|
|
|
{
|
2004-12-06 00:26:43 +01:00
|
|
|
int rval = 0;
|
2001-07-22 16:18:56 +02:00
|
|
|
int eax, ebx, ecx, edx;
|
2004-10-17 22:27:11 +02:00
|
|
|
long a, c;
|
2001-07-22 16:18:56 +02:00
|
|
|
|
|
|
|
__asm__ __volatile__ (
|
|
|
|
/* See if CPUID instruction is supported ... */
|
|
|
|
/* ... Get copies of EFLAGS into eax and ecx */
|
|
|
|
"pushf\n\t"
|
2004-10-11 04:19:29 +02:00
|
|
|
"pop %0\n\t"
|
2004-10-17 22:27:11 +02:00
|
|
|
"mov %0, %1\n\t"
|
2001-07-22 16:18:56 +02:00
|
|
|
|
|
|
|
/* ... Toggle the ID bit in one copy and store */
|
|
|
|
/* to the EFLAGS reg */
|
2004-10-17 22:27:11 +02:00
|
|
|
"xor $0x200000, %0\n\t"
|
2001-07-22 16:18:56 +02:00
|
|
|
"push %0\n\t"
|
|
|
|
"popf\n\t"
|
|
|
|
|
|
|
|
/* ... Get the (hopefully modified) EFLAGS */
|
|
|
|
"pushf\n\t"
|
2004-10-11 04:19:29 +02:00
|
|
|
"pop %0\n\t"
|
2004-10-17 22:27:11 +02:00
|
|
|
: "=a" (a), "=c" (c)
|
2001-07-22 16:18:56 +02:00
|
|
|
:
|
|
|
|
: "cc"
|
|
|
|
);
|
|
|
|
|
2004-10-17 22:27:11 +02:00
|
|
|
if (a == c)
|
2001-07-22 16:18:56 +02:00
|
|
|
return 0; /* CPUID not supported */
|
|
|
|
|
2001-08-05 18:49:57 +02:00
|
|
|
cpuid(0, eax, ebx, ecx, edx);
|
2001-07-22 16:18:56 +02:00
|
|
|
|
|
|
|
if (ebx == 0x756e6547 &&
|
|
|
|
edx == 0x49656e69 &&
|
|
|
|
ecx == 0x6c65746e) {
|
|
|
|
|
|
|
|
/* intel */
|
|
|
|
inteltest:
|
2001-08-05 18:49:57 +02:00
|
|
|
cpuid(1, eax, ebx, ecx, edx);
|
2001-07-22 16:18:56 +02:00
|
|
|
if ((edx & 0x00800000) == 0)
|
|
|
|
return 0;
|
2004-12-06 00:26:43 +01:00
|
|
|
rval |= MM_MMX;
|
2001-07-22 16:18:56 +02:00
|
|
|
if (edx & 0x02000000)
|
|
|
|
rval |= MM_MMXEXT | MM_SSE;
|
|
|
|
if (edx & 0x04000000)
|
|
|
|
rval |= MM_SSE2;
|
|
|
|
return rval;
|
|
|
|
} else if (ebx == 0x68747541 &&
|
|
|
|
edx == 0x69746e65 &&
|
|
|
|
ecx == 0x444d4163) {
|
|
|
|
/* AMD */
|
2001-08-05 18:49:57 +02:00
|
|
|
cpuid(0x80000000, eax, ebx, ecx, edx);
|
2001-07-22 16:18:56 +02:00
|
|
|
if ((unsigned)eax < 0x80000001)
|
|
|
|
goto inteltest;
|
2001-08-05 18:49:57 +02:00
|
|
|
cpuid(0x80000001, eax, ebx, ecx, edx);
|
2001-07-22 16:18:56 +02:00
|
|
|
if ((edx & 0x00800000) == 0)
|
|
|
|
return 0;
|
|
|
|
rval = MM_MMX;
|
|
|
|
if (edx & 0x80000000)
|
|
|
|
rval |= MM_3DNOW;
|
|
|
|
if (edx & 0x00400000)
|
|
|
|
rval |= MM_MMXEXT;
|
2004-12-06 00:26:43 +01:00
|
|
|
goto inteltest;
|
2002-11-25 17:58:41 +01:00
|
|
|
} else if (ebx == 0x746e6543 &&
|
|
|
|
edx == 0x48727561 &&
|
|
|
|
ecx == 0x736c7561) { /* "CentaurHauls" */
|
|
|
|
/* VIA C3 */
|
|
|
|
cpuid(0x80000000, eax, ebx, ecx, edx);
|
|
|
|
if ((unsigned)eax < 0x80000001)
|
|
|
|
goto inteltest;
|
|
|
|
cpuid(0x80000001, eax, ebx, ecx, edx);
|
|
|
|
rval = 0;
|
|
|
|
if( edx & ( 1 << 31) )
|
|
|
|
rval |= MM_3DNOW;
|
|
|
|
if( edx & ( 1 << 23) )
|
|
|
|
rval |= MM_MMX;
|
|
|
|
if( edx & ( 1 << 24) )
|
2002-11-26 17:26:58 +01:00
|
|
|
rval |= MM_MMXEXT;
|
2004-07-16 03:54:07 +02:00
|
|
|
if(rval==0)
|
|
|
|
goto inteltest;
|
2002-11-26 17:26:58 +01:00
|
|
|
return rval;
|
2001-07-22 16:18:56 +02:00
|
|
|
} else if (ebx == 0x69727943 &&
|
|
|
|
edx == 0x736e4978 &&
|
|
|
|
ecx == 0x64616574) {
|
|
|
|
/* Cyrix Section */
|
|
|
|
/* See if extended CPUID level 80000001 is supported */
|
|
|
|
/* The value of CPUID/80000001 for the 6x86MX is undefined
|
|
|
|
according to the Cyrix CPU Detection Guide (Preliminary
|
|
|
|
Rev. 1.01 table 1), so we'll check the value of eax for
|
|
|
|
CPUID/0 to see if standard CPUID level 2 is supported.
|
|
|
|
According to the table, the only CPU which supports level
|
|
|
|
2 is also the only one which supports extended CPUID levels.
|
|
|
|
*/
|
|
|
|
if (eax != 2)
|
|
|
|
goto inteltest;
|
2001-08-05 18:49:57 +02:00
|
|
|
cpuid(0x80000001, eax, ebx, ecx, edx);
|
2001-07-22 16:18:56 +02:00
|
|
|
if ((eax & 0x00800000) == 0)
|
|
|
|
return 0;
|
|
|
|
rval = MM_MMX;
|
|
|
|
if (eax & 0x01000000)
|
|
|
|
rval |= MM_MMXEXT;
|
|
|
|
return rval;
|
2004-06-25 00:13:44 +02:00
|
|
|
} else if (ebx == 0x756e6547 &&
|
|
|
|
edx == 0x54656e69 &&
|
|
|
|
ecx == 0x3638784d) {
|
|
|
|
/* Tranmeta Crusoe */
|
|
|
|
cpuid(0x80000000, eax, ebx, ecx, edx);
|
|
|
|
if ((unsigned)eax < 0x80000001)
|
|
|
|
return 0;
|
|
|
|
cpuid(0x80000001, eax, ebx, ecx, edx);
|
|
|
|
if ((edx & 0x00800000) == 0)
|
|
|
|
return 0;
|
|
|
|
return MM_MMX;
|
2001-07-22 16:18:56 +02:00
|
|
|
} else {
|
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
}
|
2001-08-08 18:26:51 +02:00
|
|
|
|
|
|
|
#ifdef __TEST__
|
|
|
|
int main ( void )
|
|
|
|
{
|
|
|
|
int mm_flags;
|
|
|
|
mm_flags = mm_support();
|
2004-07-16 03:54:07 +02:00
|
|
|
printf("mm_support = 0x%08X\n",mm_flags);
|
2001-08-08 18:26:51 +02:00
|
|
|
return 0;
|
|
|
|
}
|
|
|
|
#endif
|